

# P-channel -30 V, 12 mΩ typ., -9 A STripFET™ H6 Power MOSFET in a PowerFLAT™ 3.3x3.3 package



PowerFLAT™ 3.3x3.3



AM01475v4

#### **Features**

| Order code | V <sub>DS</sub> | R <sub>DS(on)</sub> max | I <sub>D</sub> |
|------------|-----------------|-------------------------|----------------|
| STL9P3LLH6 | -30 V           | 15 mΩ                   | -9 A           |

- Very low on-resistance
- Very low gate charge
- · High avalanche ruggedness
- · Low gate drive power loss

#### **Applications**

· Switching applications

#### **Description**

This device is a P-channel Power MOSFET developed using the STripFET  $^{\text{TM}}$  H6 technology with a new trench gate structure. The resulting Power MOSFET exhibits very low  $R_{\text{DS(on)}}$  in all packages.

| Product status |
|----------------|
| STL9P3LLH6     |
|                |

| Product summary       |                    |  |
|-----------------------|--------------------|--|
| Order code STL9P3LLH6 |                    |  |
| Marking               | 9P3L               |  |
| Package               | PowerFLAT™ 3.3x3.3 |  |
| Packing               | Tape and reel      |  |



# 1 Electrical ratings

Table 1. Absolute maximum ratings

| Symbol                         | Parameter                                               | Value       | Unit |  |
|--------------------------------|---------------------------------------------------------|-------------|------|--|
| $V_{DS}$                       | Drain-source voltage                                    | -30         | V    |  |
| $V_{GS}$                       | Gate-source voltage                                     | ± 20        | V    |  |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>pcb</sub> = 25 °C  | -9          | Α    |  |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>pcb</sub> = 100 °C | -5.9        | Α    |  |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                  | -36         | Α    |  |
| P <sub>TOT</sub>               | Total dissipation at T <sub>pcb</sub> =25 °C            | 3           | W    |  |
| T <sub>stg</sub>               | Storage temperature range                               | EE to 150   | °C   |  |
| Tj                             | Operating junction temperature range                    | - 55 to 150 |      |  |

<sup>1.</sup> Pulse width limited by safe operating area.

Table 2. Thermal data

| Symbol                   | Parameter                        | Value | Unit |
|--------------------------|----------------------------------|-------|------|
| R <sub>thj-case</sub>    | Thermal resistance junction-case | 2.5   | °C/W |
| R <sub>thj-pcb</sub> (1) | Thermal resistance junction-pcb  | 42    | °C/W |

1. When mounted on FR-4 board of 1inch², 2oz Cu t < 10 s

DS10145 - Rev 3 page 2/15



## 2 Electrical characteristics

(T<sub>C</sub> = 25  $^{\circ}$ C unless otherwise specified)

Table 3. On /off states

| Symbol               | Parameter                      | Test conditions                                    | Min. | Тур. | Max. | Unit |
|----------------------|--------------------------------|----------------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage | V <sub>GS</sub> = 0 V, I <sub>D</sub> = -1 mA      | -30  |      |      | V    |
|                      | Zero gate voltage              | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = -30 V     |      |      | -1   | μA   |
| I <sub>DSS</sub>     | drain current                  | $V_{GS}$ = 0 V, $V_{DS}$ = -30 V, $T_{C}$ = 125 °C |      |      | -10  | μΑ   |
| I <sub>GSS</sub>     | Gate-body leakage current      | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = ± 20 V    |      |      | ±100 | nA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage         | $V_{DS} = V_{GS}$ , $I_{D} = -250 \mu A$           | -1   |      |      | V    |
| Prov                 | Static drain-source on-        | V <sub>GS</sub> = -10 V, I <sub>D</sub> =-4.5 A    |      | 12   | 15   | mΩ   |
| R <sub>DS(on)</sub>  | resistance                     | V <sub>GS</sub> = -4.5 V, I <sub>D</sub> = -4.5 A  |      | 18   | 22.5 | mΩ   |

<sup>1.</sup> Defined by design, not subject to production test.

Table 4. Dynamic

| Symbol           | Parameter                    | Test conditions                                                     | Min. | Тур. | Max. | Unit |
|------------------|------------------------------|---------------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub> | Input capacitance            | V 25 V f - 1 MHz                                                    | -    | 2615 | -    | pF   |
| C <sub>oss</sub> | Output capacitance           | $V_{DS} = -25 \text{ V, f} = 1 \text{ MHz,}$ $V_{GS} = 0 \text{ V}$ | -    | 340  | -    | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance |                                                                     | -    | 235  | -    | pF   |
| Qg               | Total gate charge            | V <sub>DD</sub> = -15 V, I <sub>D</sub> = -9 A,                     | -    | 24   | -    | nC   |
| Q <sub>gs</sub>  | Gate-source charge           | $V_{GS} = -4.5 \text{ to } 0 \text{ V}$                             | -    | 9    | -    | nC   |
| Q <sub>gd</sub>  | Gate-drain charge            | (see Figure 13. Gate charge test circuit)                           | -    | 8    | -    | nC   |

Table 5. Switching times

| Symbol              | Parameter           | Test conditions                                                  | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | V <sub>DD</sub> = -15 V, I <sub>D</sub> = -4.5 A,                | -    | 13.2 | -    | ns   |
| t <sub>r</sub>      | Rise time           | $R_G = 4.7 \Omega$ , $V_{GS} = -10 V$                            | -    | 93   | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time | (see Figure 12. Switching times test circuit for resistive load) |      | 50   | -    | ns   |
| t <sub>f</sub>      | Fall time           |                                                                  |      | 18   | -    | ns   |

Table 6. Source drain diode

| Symbol                         | Parameter          | Test conditions                               | Min. | Тур. | Max. | Unit |
|--------------------------------|--------------------|-----------------------------------------------|------|------|------|------|
| V <sub>SD</sub> <sup>(1)</sup> | Forward on voltage | I <sub>SD</sub> = -9 A, V <sub>GS</sub> = 0 V | -    |      | -1.1 | V    |

DS10145 - Rev 3 page 3/15



| Symbol           | Parameter                | Test conditions                                                                     | Min. | Тур. | Max. | Unit |
|------------------|--------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>rr</sub>  | Reverse recovery time    | $I_{SD} = -9 \text{ A, di/dt} = 100 \text{ A/}\mu\text{s}$                          | -    | 20   |      | ns   |
| Q <sub>rr</sub>  | Reverse recovery charge  | $V_{DD}$ = -24 V, $T_j$ =150 °C                                                     | -    | 16   |      | nC   |
| I <sub>RRM</sub> | Reverse recovery current | (see Figure 14. Test circuit for inductive load switching and diode recovery times) | -    | -1.6 |      | Α    |

<sup>1.</sup> Pulsed: pulse duration = 300 μs, duty cycle 1.5%

DS10145 - Rev 3 page 4/15



#### 2.1 Electrical characteristics (curves)

Note: Note: For the P-channel Power MOSFET, current and voltage polarities are reversed.









DS10145 - Rev 3 page 5/15



Figure 5. Gate charge vs gate-source voltage



Figure 6. Static drain-source on-resistance



Figure 7. Capacitance variations



Figure 8. Normalized gate threshold voltage vs temperature



Figure 9. Normalized on-resistance vs temperature



Figure 10. Normalized  $V_{(BR)DSS}$  vs temperature



DS10145 - Rev 3 page 6/15





DS10145 - Rev 3 page 7/15



## 3 Test circuits

Figure 12. Switching times test circuit for resistive load







DS10145 - Rev 3 page 8/15





## 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

DS10145 - Rev 3 page 9/15



## 4.1 PowerFLAT™ 3.3x3.3 package information

Figure 15. PowerFLAT™ 3.3x3.3 package outline



DS10145 - Rev 3 page 10/15



Table 7. PowerFLAT™ 3.3x3.3 package mechanical data

| Dim.   | mm   |      |      |  |  |
|--------|------|------|------|--|--|
| Dilli. | Min. | Тур. | Max. |  |  |
| Α      | 0.70 | 0.80 | 0.90 |  |  |
| b      | 0.25 | 0.30 | 0.39 |  |  |
| С      | 0.14 | 0.15 | 0.20 |  |  |
| D      | 3.10 | 3.30 | 3.50 |  |  |
| D1     | 3.05 | 3.15 | 3.25 |  |  |
| D2     | 2.15 | 2.25 | 2.35 |  |  |
| е      | 0.55 | 0.65 | 0.75 |  |  |
| E      | 3.10 | 3.30 | 3.50 |  |  |
| E1     | 2.90 | 3.00 | 3.10 |  |  |
| E2     | 1.60 | 1.70 | 1.80 |  |  |
| Н      | 0.25 | 0.40 | 0.55 |  |  |
| K      | 0.65 | 0.75 | 0.85 |  |  |
| L      | 0.30 | 0.45 | 0.60 |  |  |
| L1     | 0.05 | 0.15 | 0.25 |  |  |
| L2     |      |      | 0.15 |  |  |
| θ      | 8°   | 10°  | 12°  |  |  |

DS10145 - Rev 3 page 11/15





Figure 16. PowerFLAT™ 3.3x3.3 recommended footprint (dimensions are in mm)

DS10145 - Rev 3 page 12/15



## **Revision history**

**Table 8. Document revision history** 

| Date        | Revision | Changes                                                                                                                                                                                                                            |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23-Jan-2014 | 1        | First release.                                                                                                                                                                                                                     |
| 07-Mar-2016 | 2        | Modified: title and R <sub>DS(on)</sub> max value  Modified: Table 2: "Absolute maximum ratings", Table 4: "On /off states", Table 5: "Dynamic", Table 6: "Switching times" and Table 7: "Source drain diode"  Minor text changes. |
| 20-Feb-2018 | 3        | Updated Figure 1. Safe operating area and Figure 2. Thermal impedance.  Removed maturity status indication from cover page. The document status is production data.                                                                |

DS10145 - Rev 3 page 13/15



## **Contents**

**5**//

| 1                | Electrical ratings         |                                        | 2  |  |
|------------------|----------------------------|----------------------------------------|----|--|
| 2                | Electrical characteristics |                                        | 3  |  |
|                  | 2.1                        | Electrical characteristics (curves)    | 5  |  |
| 3                | Test                       | circuits                               | 8  |  |
| 4                | Package information        |                                        | 9  |  |
|                  | 4.1                        | PowerFLAT™ 3.3x3.3 package information | 9  |  |
| Revision history |                            |                                        | 13 |  |
| Contents         |                            |                                        | 14 |  |
| Disclaimer       |                            |                                        | 15 |  |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2018 STMicroelectronics – All rights reserved

DS10145 - Rev 3 page 15/15

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

STMicroelectronics: STL9P3LLH6